#### Lecture

- Last Time: Combinational Circuits
  - o Circuits → Boolean Algebra -> Circuits
  - Building up larger comments
    - half and full adders
    - sum of products
  - $\circ$  1-bit  $\rightarrow$  N-bit operations
  - Binary Addition and Subtraction
  - Binary Coded Decimal (BCD) Addition
- Today:
  - On-Off Switch: Not Data, but a Control Line
  - Decoders and Multiplexers
  - 1-bit Arithmetic and Logic Unit (ALU)
  - Schematic of the CPU
  - Schematic of Main Memory
- Nextime: State and MicroArchitecture
  - Sequential Circuits: clocks, latches, and flip/flops:
  - o CPU Control: PC/IR
  - MIPS pipeline architecture

#### **Data Lines and Control Lines**

- All lines (wires) carry either a 0 or a 1
  - In the XOR circuit, we perceive these values to be data
  - o In other circuits, e.g., decoder, some lines are for control
- On-Off Switch:
  - Use to turn on or turn off circuits







### **Data Lines and Control Lines**

- All lines (wires) carry either a 0 or a 1
  - In the XOR circuit, we perceive these values to be data
  - o In other circuits, e.g., decoder, some lines are for control
- On-Off Switch:
  - Use to turn on or turn off circuits
  - o C is a control line, D is a data line



| D | С       | Output<br>(and) |
|---|---------|-----------------|
| 0 | 0 (Off) | 0 (Off)         |
| 0 | 1 (On)  | 0               |
| 1 | 0 (Off) | 0 (Off)         |
| 1 | 1 (On)  | 1               |





#### **Decoder Motivation**

- Consider a two 4-bit registers
- Use an On-Off switch to enable all the data lines from a register
  - C<sub>0</sub> and C<sub>1</sub> controls whether or not the register is selected







#### **Decoder Motivation**

- Consider a two 4-bit registers
- Use an On-Off switch to enable all the data lines from a register
- Use 1-to-2 Decoder to select which register:





### Decoder: 2-to-4

- N+1 Inputs:
  - E: An "enable" line to active the circuit
  - A: Think of it as a binary number
- 2<sup>n</sup> Outputs: A output line is set



| Е | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|---|----------------|----------------|----------------|----------------|----------------|----------------|
| 0 | X              | X              | 0              | 0              | 0              | 0              |
| 1 | 0              | 0              |                |                |                | 1              |
| 1 | 0              | 1              |                |                | 1              |                |
| 1 | 1              | 0              |                | 1              |                |                |
| 1 | 1              | 1              | 1              |                |                |                |

## Decoder: 2-to-4, 3-to-8, 4-to-16, 5-to-32

- N+1 Inputs:
  - E: An "enable" line to active the circuit
  - o A: Think of it as a binary number
- 2<sup>n</sup> Outputs: A output line is set



| Е | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|---|----------------|----------------|----------------|----------------|----------------|----------------|
| 0 | X              | X              | 0              | 0              | 0              | 0              |
| 1 | 0              | 0              |                |                |                | 1              |
| 1 | 0              | 1              |                |                | 1              |                |
| 1 | 1              | 0              |                | 1              |                |                |
| 1 | 1              | 1              | 1              |                |                |                |



### Decoder and Register Selection

- Consider a two 4-bit registers
- Use an On-Off switch to enable all the data lines from a register
- Use 1-to-2 Decoder to select which register:





# Eight 4-bit Register Bank





### Two Data Paths: revisited



 $X_3$  $X_2$  $X_0$  $X_1$  $\mathsf{C}_\mathsf{L}$ decoder decoder Left bus

Right bus

### **CPU: Almost!**



# Arithmetic and Logical Unit (ALU)

All four functions are computed in parallel

Let's build an 1-bit ALU with 4 possible functions:

 $\circ$   $X_0 + X_0$ : Binary Addition

o X<sub>0</sub> & Y<sub>0</sub>: Bitwise AND

 $\circ$   $X_0 \mid Y_0$ : Bitwise OR

 $\circ$  X<sub>0</sub> ^ Y<sub>0</sub>: Bitwise XOR



# Multiplexer (Data Selector)

- Inputs:
  - 2<sup>N</sup> data input lines
  - N selector lines
- Outputs:
  - 1 dataline



| S <sub>1</sub> | S <sub>0</sub> | Y              |
|----------------|----------------|----------------|
| 0              | 0              | I <sub>0</sub> |
| 0              | 1              | I <sub>1</sub> |
| 1              | 0              | l <sub>2</sub> |
| 1              | 1              | l <sub>3</sub> |

## Multiplexer (Data Selector)

- Inputs:
  - o 2<sup>N</sup> data input lines
  - N selector lines
- Outputs:
  - 1 dataline



## Multiplexer Revisited

- Inputs:
  - o 2<sup>N</sup> data input lines
  - N selector lines

- Outputs:
  - 1 dataline

| S <sub>1</sub> | S <sub>0</sub> | Υ              |
|----------------|----------------|----------------|
| 0              | 0              | I <sub>0</sub> |
| 0              | 1              | I <sub>1</sub> |
| 1              | 0              | l <sub>2</sub> |
| 1              | 1              | l <sub>3</sub> |









## Multiplexer for my ALU

- Inputs:
  - 2<sup>N</sup> data input lines
  - N selector lines

- Outputs:
  - 1 dataline

| Ор | S <sub>1</sub> | S <sub>0</sub> | Υ              |
|----|----------------|----------------|----------------|
| ٨  | 0              | 0              | I <sub>0</sub> |
| I  | 0              | 1              | I <sub>1</sub> |
| &  | 1              | 0              | l <sub>2</sub> |
| +  | 1              | 1              | I <sub>3</sub> |











## 1-bit Arithmetic and Logical Unit (ALU)

All four functions are computed in parallel

Let's build an 1-bit ALU with 4 possible functions:

- $\circ$   $X_0 + Y_0$ : (3) Binary Addition
- $\circ$   $X_0 \& Y_0$ : (2) Bitwise And

- $\circ$  X<sub>0</sub> | Y<sub>0</sub>: (1) Bitwise OR
- $\circ$  X<sub>0</sub> ^ Y<sub>0</sub>: (0) Bitwise XOR



### **CPU: Almost!**





### Other Memory Organizations



- 4 msb (most significant bits) determine which unit to use: a total of 4 bits : 15..12
- 12 lsb (least significant bits) provide the internal address: a total of 12 bits: 11..0